f0b1f98a2df8ba8b12334ab1b77cb2f4f842c977
[sfrench/cifs-2.6.git] / arch / powerpc / boot / dts / mpc8560ads.dts
1 /*
2  * MPC8560 ADS Device Tree Source
3  *
4  * Copyright 2006, 2008 Freescale Semiconductor Inc.
5  *
6  * This program is free software; you can redistribute  it and/or modify it
7  * under  the terms of  the GNU General  Public License as published by the
8  * Free Software Foundation;  either version 2 of the  License, or (at your
9  * option) any later version.
10  */
11
12 /dts-v1/;
13
14 / {
15         model = "MPC8560ADS";
16         compatible = "MPC8560ADS", "MPC85xxADS";
17         #address-cells = <1>;
18         #size-cells = <1>;
19
20         aliases {
21                 ethernet0 = &enet0;
22                 ethernet1 = &enet1;
23                 ethernet2 = &enet2;
24                 ethernet3 = &enet3;
25                 serial0 = &serial0;
26                 serial1 = &serial1;
27                 pci0 = &pci0;
28         };
29
30         cpus {
31                 #address-cells = <1>;
32                 #size-cells = <0>;
33
34                 PowerPC,8560@0 {
35                         device_type = "cpu";
36                         reg = <0x0>;
37                         d-cache-line-size = <32>;       // 32 bytes
38                         i-cache-line-size = <32>;       // 32 bytes
39                         d-cache-size = <0x8000>;                // L1, 32K
40                         i-cache-size = <0x8000>;                // L1, 32K
41                         timebase-frequency = <82500000>;
42                         bus-frequency = <330000000>;
43                         clock-frequency = <825000000>;
44                 };
45         };
46
47         memory {
48                 device_type = "memory";
49                 reg = <0x0 0x10000000>;
50         };
51
52         soc8560@e0000000 {
53                 #address-cells = <1>;
54                 #size-cells = <1>;
55                 device_type = "soc";
56                 ranges = <0x0 0xe0000000 0x100000>;
57                 reg = <0xe0000000 0x200>;
58                 bus-frequency = <330000000>;
59
60                 memory-controller@2000 {
61                         compatible = "fsl,8540-memory-controller";
62                         reg = <0x2000 0x1000>;
63                         interrupt-parent = <&mpic>;
64                         interrupts = <18 2>;
65                 };
66
67                 l2-cache-controller@20000 {
68                         compatible = "fsl,8540-l2-cache-controller";
69                         reg = <0x20000 0x1000>;
70                         cache-line-size = <32>; // 32 bytes
71                         cache-size = <0x40000>; // L2, 256K
72                         interrupt-parent = <&mpic>;
73                         interrupts = <16 2>;
74                 };
75
76                 mdio@24520 {
77                         #address-cells = <1>;
78                         #size-cells = <0>;
79                         compatible = "fsl,gianfar-mdio";
80                         reg = <0x24520 0x20>;
81
82                         phy0: ethernet-phy@0 {
83                                 interrupt-parent = <&mpic>;
84                                 interrupts = <5 1>;
85                                 reg = <0x0>;
86                                 device_type = "ethernet-phy";
87                         };
88                         phy1: ethernet-phy@1 {
89                                 interrupt-parent = <&mpic>;
90                                 interrupts = <5 1>;
91                                 reg = <0x1>;
92                                 device_type = "ethernet-phy";
93                         };
94                         phy2: ethernet-phy@2 {
95                                 interrupt-parent = <&mpic>;
96                                 interrupts = <7 1>;
97                                 reg = <0x2>;
98                                 device_type = "ethernet-phy";
99                         };
100                         phy3: ethernet-phy@3 {
101                                 interrupt-parent = <&mpic>;
102                                 interrupts = <7 1>;
103                                 reg = <0x3>;
104                                 device_type = "ethernet-phy";
105                         };
106                 };
107
108                 enet0: ethernet@24000 {
109                         cell-index = <0>;
110                         device_type = "network";
111                         model = "TSEC";
112                         compatible = "gianfar";
113                         reg = <0x24000 0x1000>;
114                         local-mac-address = [ 00 00 00 00 00 00 ];
115                         interrupts = <29 2 30 2 34 2>;
116                         interrupt-parent = <&mpic>;
117                         phy-handle = <&phy0>;
118                 };
119
120                 enet1: ethernet@25000 {
121                         cell-index = <1>;
122                         device_type = "network";
123                         model = "TSEC";
124                         compatible = "gianfar";
125                         reg = <0x25000 0x1000>;
126                         local-mac-address = [ 00 00 00 00 00 00 ];
127                         interrupts = <35 2 36 2 40 2>;
128                         interrupt-parent = <&mpic>;
129                         phy-handle = <&phy1>;
130                 };
131
132                 mpic: pic@40000 {
133                         interrupt-controller;
134                         #address-cells = <0>;
135                         #interrupt-cells = <2>;
136                         reg = <0x40000 0x40000>;
137                         compatible = "chrp,open-pic";
138                         device_type = "open-pic";
139                 };
140
141                 cpm@919c0 {
142                         #address-cells = <1>;
143                         #size-cells = <1>;
144                         compatible = "fsl,mpc8560-cpm", "fsl,cpm2";
145                         reg = <0x919c0 0x30>;
146                         ranges;
147
148                         muram@80000 {
149                                 #address-cells = <1>;
150                                 #size-cells = <1>;
151                                 ranges = <0x0 0x80000 0x10000>;
152
153                                 data@0 {
154                                         compatible = "fsl,cpm-muram-data";
155                                         reg = <0x0 0x4000 0x9000 0x2000>;
156                                 };
157                         };
158
159                         brg@919f0 {
160                                 compatible = "fsl,mpc8560-brg",
161                                              "fsl,cpm2-brg",
162                                              "fsl,cpm-brg";
163                                 reg = <0x919f0 0x10 0x915f0 0x10>;
164                                 clock-frequency = <165000000>;
165                         };
166
167                         cpmpic: pic@90c00 {
168                                 interrupt-controller;
169                                 #address-cells = <0>;
170                                 #interrupt-cells = <2>;
171                                 interrupts = <46 2>;
172                                 interrupt-parent = <&mpic>;
173                                 reg = <0x90c00 0x80>;
174                                 compatible = "fsl,mpc8560-cpm-pic", "fsl,cpm2-pic";
175                         };
176
177                         serial0: serial@91a00 {
178                                 device_type = "serial";
179                                 compatible = "fsl,mpc8560-scc-uart",
180                                              "fsl,cpm2-scc-uart";
181                                 reg = <0x91a00 0x20 0x88000 0x100>;
182                                 fsl,cpm-brg = <1>;
183                                 fsl,cpm-command = <0x800000>;
184                                 current-speed = <115200>;
185                                 interrupts = <40 8>;
186                                 interrupt-parent = <&cpmpic>;
187                         };
188
189                         serial1: serial@91a20 {
190                                 device_type = "serial";
191                                 compatible = "fsl,mpc8560-scc-uart",
192                                              "fsl,cpm2-scc-uart";
193                                 reg = <0x91a20 0x20 0x88100 0x100>;
194                                 fsl,cpm-brg = <2>;
195                                 fsl,cpm-command = <0x4a00000>;
196                                 current-speed = <115200>;
197                                 interrupts = <41 8>;
198                                 interrupt-parent = <&cpmpic>;
199                         };
200
201                         enet2: ethernet@91320 {
202                                 device_type = "network";
203                                 compatible = "fsl,mpc8560-fcc-enet",
204                                              "fsl,cpm2-fcc-enet";
205                                 reg = <0x91320 0x20 0x88500 0x100 0x913b0 0x1>;
206                                 local-mac-address = [ 00 00 00 00 00 00 ];
207                                 fsl,cpm-command = <0x16200300>;
208                                 interrupts = <33 8>;
209                                 interrupt-parent = <&cpmpic>;
210                                 phy-handle = <&phy2>;
211                         };
212
213                         enet3: ethernet@91340 {
214                                 device_type = "network";
215                                 compatible = "fsl,mpc8560-fcc-enet",
216                                              "fsl,cpm2-fcc-enet";
217                                 reg = <0x91340 0x20 0x88600 0x100 0x913d0 0x1>;
218                                 local-mac-address = [ 00 00 00 00 00 00 ];
219                                 fsl,cpm-command = <0x1a400300>;
220                                 interrupts = <34 8>;
221                                 interrupt-parent = <&cpmpic>;
222                                 phy-handle = <&phy3>;
223                         };
224                 };
225         };
226
227         pci0: pci@e0008000 {
228                 cell-index = <0>;
229                 #interrupt-cells = <1>;
230                 #size-cells = <2>;
231                 #address-cells = <3>;
232                 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
233                 device_type = "pci";
234                 reg = <0xe0008000 0x1000>;
235                 clock-frequency = <66666666>;
236                 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
237                 interrupt-map = <
238
239                                 /* IDSEL 0x2 */
240                                  0x1000 0x0 0x0 0x1 &mpic 0x1 0x1
241                                  0x1000 0x0 0x0 0x2 &mpic 0x2 0x1
242                                  0x1000 0x0 0x0 0x3 &mpic 0x3 0x1
243                                  0x1000 0x0 0x0 0x4 &mpic 0x4 0x1
244
245                                 /* IDSEL 0x3 */
246                                  0x1800 0x0 0x0 0x1 &mpic 0x4 0x1
247                                  0x1800 0x0 0x0 0x2 &mpic 0x1 0x1
248                                  0x1800 0x0 0x0 0x3 &mpic 0x2 0x1
249                                  0x1800 0x0 0x0 0x4 &mpic 0x3 0x1
250
251                                 /* IDSEL 0x4 */
252                                  0x2000 0x0 0x0 0x1 &mpic 0x3 0x1
253                                  0x2000 0x0 0x0 0x2 &mpic 0x4 0x1
254                                  0x2000 0x0 0x0 0x3 &mpic 0x1 0x1
255                                  0x2000 0x0 0x0 0x4 &mpic 0x2 0x1
256
257                                 /* IDSEL 0x5  */
258                                  0x2800 0x0 0x0 0x1 &mpic 0x2 0x1
259                                  0x2800 0x0 0x0 0x2 &mpic 0x3 0x1
260                                  0x2800 0x0 0x0 0x3 &mpic 0x4 0x1
261                                  0x2800 0x0 0x0 0x4 &mpic 0x1 0x1
262
263                                 /* IDSEL 12 */
264                                  0x6000 0x0 0x0 0x1 &mpic 0x1 0x1
265                                  0x6000 0x0 0x0 0x2 &mpic 0x2 0x1
266                                  0x6000 0x0 0x0 0x3 &mpic 0x3 0x1
267                                  0x6000 0x0 0x0 0x4 &mpic 0x4 0x1
268
269                                 /* IDSEL 13 */
270                                  0x6800 0x0 0x0 0x1 &mpic 0x4 0x1
271                                  0x6800 0x0 0x0 0x2 &mpic 0x1 0x1
272                                  0x6800 0x0 0x0 0x3 &mpic 0x2 0x1
273                                  0x6800 0x0 0x0 0x4 &mpic 0x3 0x1
274
275                                 /* IDSEL 14*/
276                                  0x7000 0x0 0x0 0x1 &mpic 0x3 0x1
277                                  0x7000 0x0 0x0 0x2 &mpic 0x4 0x1
278                                  0x7000 0x0 0x0 0x3 &mpic 0x1 0x1
279                                  0x7000 0x0 0x0 0x4 &mpic 0x2 0x1
280
281                                 /* IDSEL 15 */
282                                  0x7800 0x0 0x0 0x1 &mpic 0x2 0x1
283                                  0x7800 0x0 0x0 0x2 &mpic 0x3 0x1
284                                  0x7800 0x0 0x0 0x3 &mpic 0x4 0x1
285                                  0x7800 0x0 0x0 0x4 &mpic 0x1 0x1
286
287                                 /* IDSEL 18 */
288                                  0x9000 0x0 0x0 0x1 &mpic 0x1 0x1
289                                  0x9000 0x0 0x0 0x2 &mpic 0x2 0x1
290                                  0x9000 0x0 0x0 0x3 &mpic 0x3 0x1
291                                  0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
292
293                                 /* IDSEL 19 */
294                                  0x9800 0x0 0x0 0x1 &mpic 0x4 0x1
295                                  0x9800 0x0 0x0 0x2 &mpic 0x1 0x1
296                                  0x9800 0x0 0x0 0x3 &mpic 0x2 0x1
297                                  0x9800 0x0 0x0 0x4 &mpic 0x3 0x1
298
299                                 /* IDSEL 20 */
300                                  0xa000 0x0 0x0 0x1 &mpic 0x3 0x1
301                                  0xa000 0x0 0x0 0x2 &mpic 0x4 0x1
302                                  0xa000 0x0 0x0 0x3 &mpic 0x1 0x1
303                                  0xa000 0x0 0x0 0x4 &mpic 0x2 0x1
304
305                                 /* IDSEL 21 */
306                                  0xa800 0x0 0x0 0x1 &mpic 0x2 0x1
307                                  0xa800 0x0 0x0 0x2 &mpic 0x3 0x1
308                                  0xa800 0x0 0x0 0x3 &mpic 0x4 0x1
309                                  0xa800 0x0 0x0 0x4 &mpic 0x1 0x1>;
310
311                 interrupt-parent = <&mpic>;
312                 interrupts = <24 2>;
313                 bus-range = <0 0>;
314                 ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
315                           0x1000000 0x0 0x0 0xe2000000 0x0 0x1000000>;
316         };
317 };